DocumentCode :
1614737
Title :
Combining Correction of Delay Faults and Transient Faults
Author :
Koal, Tobias ; Scharoba, Stefan ; Vierhaus, Heinrich T.
fYear :
2015
Firstpage :
99
Lastpage :
102
Abstract :
The on-going down-scaling of devices in microelectronics has resulted both in reliability problems and in problems regarding power dissipation. Even worse, reducing supply voltages below 1 V has resulted in problems due to inevitable parameter variations from production on one side and from parameter shifts by aging effects on the other hand. So far, much work has been invested in new methods of fault-tolerant computing using code based error detection and -- correction or triple modular redundancy (TMR) at substantial extra cost in hardware and power. On the other hand, there has been a line of development to handle parameter variations by selectively correcting delay faults in order to achieve stable circuit operation and supply voltages down to 0.6V or below. The Razor and Bubble Razor architectures developed for such purpose may even handle short transient faults. However, they are acceptable in terms of overhead only if applied to a small share of signals that suffer from critical paths in combinational logic. What is missing is an architecture that can handle such path delays and transient fault effects at reasonable cost, optionally in combination with methods that allow for the detection and compensation of permanent faults also. The paper presented here shows an effort in this direction and estimates cost and overhead.
Keywords :
combinational circuits; error correction; fault tolerant computing; integrated circuit reliability; logic design; code based error detection; combinational logic; delay faults; fault-tolerant computing; parameter variations; power dissipation; transient faults; triple modular redundancy; Circuit faults; Clocks; Computer architecture; Delays; Latches; Pipelines; Transient analysis; error correction; fault tolerant computing; on-line-test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2015 IEEE 18th International Symposium on
Conference_Location :
Belgrade
Print_ISBN :
978-1-4799-6779-7
Type :
conf
DOI :
10.1109/DDECS.2015.23
Filename :
7195677
Link To Document :
بازگشت