DocumentCode :
1615042
Title :
Methodology for trench capacitor etch optimization using voltage contrast inspection and special processing
Author :
Patterson, Oliver D. ; Zhou, Xing J. ; Takalkar, Rohit S. ; Hawkins, Katherine V. ; Beckmann, Eric H. ; Messenger, Brian W. ; Hahn, Roland
Author_Institution :
Semicond. R&D Center, IBM, Hopewell Junction, NY, USA
fYear :
2010
Firstpage :
109
Lastpage :
114
Abstract :
Embedded DRAM will play a much larger part in IBM server microprocessors for new SOI technologies. Etch of a deep trench (DT) into the substrate, which is used to form the capacitor, is a complicated multi-step process. One of the key elements is etch of the buried oxide layer. Voltage contrast (VC) inspection is used to detect defective DTs and can differentiate between opens in the buried oxide and those in the oxide hard mask. So these defects have a VC signal, special processing is needed to seal off the SOI layer. The process of finding the right beam conditions to detect the opens in the buried oxide, which are very subtle, is described. Failure analysis of these defects is also presented.
Keywords :
DRAM chips; buried layers; capacitors; embedded systems; etching; failure analysis; inspection; silicon-on-insulator; IBM server microprocessors; SOI technology; buried oxide layer; deep trench etching; defective DT detection; embedded DRAM; failure analysis; oxide hard mask; trench capacitor etch optimization methodology; voltage contrast inspection; Dielectrics; Failure analysis; Inspection; Optimization; Pixel; Random access memory; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference (ASMC), 2010 IEEE/SEMI
Conference_Location :
San Francisco, CA
ISSN :
1078-8743
Print_ISBN :
978-1-4244-6517-0
Type :
conf
DOI :
10.1109/ASMC.2010.5551433
Filename :
5551433
Link To Document :
بازگشت