Title :
Combination of automatic test pattern generation and built-in intermediate voltage sensing for detecting CMOS bridging faults
Author :
Lee, Kuen-Jong ; Tang, Jing-Jou ; Huang, Tsung-Chu ; Tsai, Cheng-Liang
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
This paper presents the BIFEST, an ATPG system that combines the conventional ATPG process and the built-in intermediate voltage test technique to deal with CMOS bridging faults. A PODEM-like, PPSFP-based ATPG process that can effectively and efficiently model the bridging fault effects is developed to process those faults that are conventionally logic-testable. The remaining faults are then dealt with by special circuits called built-in intermediate voltage sensors. By this methodology almost the same fault coverage as that employing IDDQ testing can be achieved with only logic monitoring required
Keywords :
CMOS logic circuits; automatic testing; built-in self test; circuit analysis computing; circuit feedback; fault diagnosis; integrated circuit modelling; logic testing; parallel algorithms; ATPG system; BIFEST system; Byzantine General´s Command Problem; CMOS bridging faults detection; PODEM-like process; PPSFP-based process; built-in intermediate voltage sensing; fault coverage; fault modelling; fault simulation; feedback bridging faults; gate threshold ranges; greedy algorithm; logic monitoring; parallel pattern single fault propagation; Automatic test pattern generation; Circuit faults; Circuit testing; Design for testability; Fault detection; Logic devices; Logic testing; Monitoring; System testing; Voltage;
Conference_Titel :
Test Symposium, 1996., Proceedings of the Fifth Asian
Conference_Location :
Hsinchu
Print_ISBN :
0-8186-7478-4
DOI :
10.1109/ATS.1996.555144