Title :
Suppression of Cu extrusion into porous-MSQ film during chip-reliability test
Author :
Tsuda, Hiroshi ; Kageyama, Satoshi ; Katayama, Shigeydu ; Ohashi, Naofumi ; Matsubara, Yoshihisa ; Kobayashi, Nobuyoshi
Author_Institution :
Dept. of Res., Semicond. Leading Edge Technol., Inc., Ibaraki, Japan
Abstract :
We have found that Cu-line walls located along the peripheral of the test chips improve lifetime in chip-level electromigration (EM) test and time-dependent dielectric breakdown (TDDB) test for Cu/porous-methyl-silsesquioxane (MSQ) structure. After EM test at elevated temperatures, Cu loss and extrusion are greatly suppressed in the samples with the walls. They seem to be promoted by any reactants such as moisture or oxidant penetrated from the surface on the chip side and to cause short EM lifetime. Therefore, the above layout is effective and essential in future Cu/low-k integrity.
Keywords :
electromigration; extrusion; integrated circuit reliability; integrated circuit testing; organic compounds; porous materials; Cu; Cu extrusion suppression; Cu-line walls; EM lifetime; chip-level electromigration test; chip-reliability test; low-k integrity; moisture; porous-MSQ film; porous-methyl-silsesquioxane structure; test chips; time-dependent dielectric breakdown test; Dielectric breakdown; Dielectric films; Dielectric materials; Electromigration; Lead compounds; Life testing; Moisture; Performance evaluation; Seals; Semiconductor device testing;
Conference_Titel :
Interconnect Technology Conference, 2004. Proceedings of the IEEE 2004 International
Print_ISBN :
0-7803-8308-7
DOI :
10.1109/IITC.2004.1345673