Title :
A 212MPixels/s 4096×2160p multiview video encoder chip for 3D/quad HDTV applications
Author :
Ding, Li-Fu ; Chen, Wei-Yin ; Tsung, Pei-Kuei ; Chuang, Tzu-Der ; Chiu, Hsu-Kuang ; Chen, Yu-Han ; Hsiao, Pai-Heng ; Chien, Shao-Yi ; Chen, Tung-Chien ; Lin, Ping-Chih ; Chang, Chia-Yu ; Chen, Liang-Gee
Author_Institution :
Nat. Taiwan Univ., Taipei
Abstract :
The proposed MVC encoder chip is characterized as follows: 1) View-parallel MB-interleaved (VPMBI) scheduling with 8-stage MB pipelining is introduced to overcome the first 2 challenges. With this technique, the processing capability is 212 Mpixels/s, at least 3.4times better than the previous works. In addition, view scalability is achieved and supports real-time processing from single-view 4096times2160p to 7-view 720p videos. 2) The cache-based prediction core with a search window (SW) prefetching scheme and a predictor-centered ME/DE algorithm effectively reduces 83% on-chip memory size and 39% external memory bandwidth compared. These techniques enable the design of H.264/AVC Multiview Extension and High Profile encoder. The core size of the chip is 11.46 mm2, which contains 1732 K gates using 90 nm CMOS technology. The This chip supports a maximum throughput of 830 kMB/s at 280 MHz for 4096times2160p videos.
Keywords :
CMOS logic circuits; cache storage; high definition television; video codecs; video coding; 3D HDTV; CMOS technology; MB pipelining; cache-based prediction core; multiview video encoder chip; on-chip memory size; real-time processing; size 90 nm; Automatic voltage control; Bandwidth; Computer architecture; Filters; HDTV; Pipeline processing; Prefetching; Random access memory; Scalability; Throughput;
Conference_Titel :
Solid-State Circuits Conference - Digest of Technical Papers, 2009. ISSCC 2009. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-3458-9
DOI :
10.1109/ISSCC.2009.4977354