Title :
Concurrent error detection and fault location in a fast ATM switch
Author :
Choi, Yoon-Hwa ; Lee, Pong-Gyou
Author_Institution :
Dept. of Comput. Eng., Hongik Univ., Seoul, South Korea
Abstract :
In this paper, we present a concurrent error detection and fault location technique for a fast ATM switch. The switch architecture has multiple data and control planes, each of which has an identical banyan topology. Cell headers are routed via the control planes to reserve their routing paths on the data planes. Multiplicity of data planes for enhancing performance is utilized to detect errors and locate faults during normal operation. An efficient algorithm is developed to locate faulty links or switching elements while normal switching operations are being performed. The identified faulty data planes can also be made usable for cell transmission
Keywords :
asynchronous transfer mode; error detection; fault diagnosis; fault location; multistage interconnection networks; packet switching; pipeline processing; reconfigurable architectures; telecommunication computing; telecommunication network routing; cell headers; concurrent error detection; efficient algorithm; fast ATM switch; fault location; fault model; fault tolerance; faulty data planes; faulty links; faulty switching elements; identical banyan topology; multiple data and control planes; multiplicity of data planes; pipeline banyan; routing paths; switch architecture; Asynchronous transfer mode; Computer errors; Fabrics; Fault detection; Fault diagnosis; Fault location; Fault tolerance; Pipelines; Routing; Switches;
Conference_Titel :
Test Symposium, 1996., Proceedings of the Fifth Asian
Conference_Location :
Hsinchu
Print_ISBN :
0-8186-7478-4
DOI :
10.1109/ATS.1996.555146