Title :
Parasitic extraction methodology for insulated gate bipolar transistors
Author :
Trivedi, Malay ; Shenai, Krishna
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Illinois Univ., Chicago, IL, USA
fDate :
6/22/1905 12:00:00 AM
Abstract :
This paper presents a methodology for extraction of the electrical package parasitics of insulated gate bipolar transistor power modules using simple electrical measurements. Nonidealities of device performance in zero-voltage and zero-current switching are exploited to obtain the parasitic collector and emitter inductance. Simple impedance measurements are performed to extract gate inductance and resistance. The extraction methodology is validated by comparing two-dimensional numerical simulation results including package parasitics with measured data. A close match between the two indicates the robustness of the extraction procedure
Keywords :
electric impedance; inductance; insulated gate bipolar transistors; power bipolar transistors; power semiconductor switches; semiconductor device measurement; semiconductor device models; semiconductor device testing; device performance nonidealities; electrical measurements; electrical package parasitics; emitter inductance; gate inductance; gate resistance; insulated gate bipolar transistors; parasitic collector inductance; parasitic extraction methodology; power modules; robustness; two-dimensional numerical simulation; zero-current switching; zero-voltage switching; Data mining; Electric variables measurement; Electrical resistance measurement; Inductance; Insulated gate bipolar transistors; Insulation; Multichip modules; Packaging; Power measurement; Zero current switching;
Conference_Titel :
Applied Power Electronics Conference and Exposition, 2000. APEC 2000. Fifteenth Annual IEEE
Conference_Location :
New Orleans, LA
Print_ISBN :
0-7803-5864-3
DOI :
10.1109/APEC.2000.822828