DocumentCode :
1616090
Title :
A 10Gb/s compact low-power serial I/O with DFE-IIR equalization in 65nm CMOS
Author :
Liu, Yong ; Kim, Byungsub ; Dickson, Timothy O. ; Bulzacchelli, John F. ; Friedman, Daniel J.
Author_Institution :
IBM T.J. Watson Res. Center, Yorktown Heights, NY
fYear :
2009
Firstpage :
182
Abstract :
The design of compact low-power I/O transceivers continues to be a challenge for both chip-to-chip and backplane applications. The introduction of dense fine-pitch silicon packaging technologies, that in principle are capable of supporting tens of thousands of high-data-rate I/O for local chip-to-chip interconnect, will make I/O area and power requirements even more stringent.This paper describes an alternative low-power compact I/O transceiver with RX equalization that achieves the required multi-bit postcursor cancellation without a high tap-count DFE. While this work targets data transmission over Si carrier links at rates up to 10Gb/s, it is also relevant to backplane channels.
Keywords :
CMOS integrated circuits; decision feedback equalisers; elemental semiconductors; low-power electronics; silicon; telecommunication channels; telecommunication links; transceivers; CMOS backend channel; DFE-IIR equalization; RX equalization; carrier links; data transmission; low-power I/O transceivers; multi-bit postcursor cancellation; size 65 nm; Backplanes; CMOS technology; Cables; Circuits; Decision feedback equalizers; Frequency measurement; Loss measurement; Silicon; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference - Digest of Technical Papers, 2009. ISSCC 2009. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-3458-9
Type :
conf
DOI :
10.1109/ISSCC.2009.4977368
Filename :
4977368
Link To Document :
بازگشت