DocumentCode :
1616164
Title :
Stackable short flow Characterization Vehicle test chip to reduce test chip designs, mask cost and engineering wafers
Author :
Hess, Christopher ; Inani, Anand ; Joag, Amit ; Zhao, Sa ; Spinelli, Mark ; Zaragoza, Michael ; Nguyen, Long ; Kumar, Binod
Author_Institution :
PDF Solutions Inc., San Jose, CA, USA
fYear :
2010
Firstpage :
328
Lastpage :
333
Abstract :
Being successful in semiconductor manufacturing is increasingly challenging for sub 100 nm technology nodes. Typically, 10+ test chips have been used to develop and ramp a new technology, which cannot be sustained considering that mask cost alone are up to 10 times higher today than in pre-OPC days. At the same time, design rules are more and more complex demanding more experiments and thus more test chip area to characterize a technology. In short, more and more experiments have to be packed into less test chip area, while reducing overall test time and increasing learning cycles. A Stackable Characterization Vehicle® test chip will be presented that combines several test chips into ONE single mask set to reduce overall mask cost. Since experiments are stacked on top of each other over several layers, wafers can be reused for multiple runs to reduce the number of engineering wafers within a fab. Furthermore, these can be tested on an ultraparallel tester, reducing test overhead.
Keywords :
design for testability; semiconductor device testing; engineering wafer; mask cost; semiconductor manufacturing; stackable short flow characterization vehicle test chip; test chip area; test chip design; Manufacturing; Metals; Monitoring; Observability; Stacking; Testing; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference (ASMC), 2010 IEEE/SEMI
Conference_Location :
San Francisco, CA
ISSN :
1078-8743
Print_ISBN :
978-1-4244-6517-0
Type :
conf
DOI :
10.1109/ASMC.2010.5551474
Filename :
5551474
Link To Document :
بازگشت