DocumentCode :
1616438
Title :
CMOS clamped-swing logic (CMOS CSL) and CMOS differential clamped-swing logic (CMOS DCSL)
Author :
Huang, Hong-Yi ; Wu, Chung-Yu
Author_Institution :
Dept. of Electron. Eng. & Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
1992
Firstpage :
1073
Abstract :
Two new static CMOS logic circuits called the CMOS clamped-swing logic and the CMOS differential clamped-swing logic are proposed and analyzed. In these two new logic circuits, the internal circuit used to realize the logic functions has a small voltage swing, whereas the output signal has a normal swing compatible with other CMOS logic. Both new logic circuits allow a complex function to be implemented within a single gate and achieve a high operation speed. They show a good trade-off among speed, area, DC power dissipation, and noise margin. They can be used along with the conventional CMOS circuits. Thus, design flexibility and speed performance of digital CMOS ICs can be further enhanced
Keywords :
CMOS integrated circuits; VLSI; integrated logic circuits; CMOS clamped-swing logic; CMOS differential clamped-swing logic; DC power dissipation; design flexibility; digital VLSI; high operation speed; noise margin; speed performance; static CMOS logic circuits; CMOS logic circuits; Circuit noise; Circuit simulation; Delay effects; Inverters; Logic devices; Logic gates; MOS devices; SPICE; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992., Proceedings of the 35th Midwest Symposium on
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-0510-8
Type :
conf
DOI :
10.1109/MWSCAS.1992.271108
Filename :
271108
Link To Document :
بازگشت