Title :
Design and implementation of HDLC procedures based on FPGA
Author :
Wang, Jun ; Zhang, Wenhao ; Zhang, Yuxi ; Wu, Wei ; Chang, Weiguang
Author_Institution :
Sch. of Electron. & Inf. Eng., Beihang Univ. (BUAA), Beijing, China
Abstract :
High-level data link control (HDLC) procedure is one of the most important protocols in digital communications. This paper analyzes the methods of HDLC procedure implementation commonly used nowadays, and points out their defects. We propose a new hardware implementation of HDLC procedure based on Field Programmable Gates Array (FPGA), and especially illustrate how to generate frame check sequence (FCS) of HDLC-cycle redundancy check (CRC) in FPGA. We verified the methods above by downloading the HDLC modules designed in VHDL (VHSIC hardware description language) into FPGA, which shows the feasibility of the methods. The programming of modules is simple, easy to modify, and superior in practical application.
Keywords :
digital communication; field programmable gate arrays; hardware description languages; protocols; FPGA; HDLC procedure; VHDL; VHSIC hardware description language; cycle redundancy check; digital communication; frame check sequence; hardware implementation; high-level data link control; protocols; Application software; Application specific integrated circuits; Communication system control; Cyclic redundancy check; Digital communication; Field programmable gate arrays; Hardware; Memory; Protocols; Signal processing; FCS generation, CRC; FPGA; Finite State Machine (FSM); HDLC procedures; Linear Feedback Shift Register (LFSR);
Conference_Titel :
Anti-counterfeiting, Security, and Identification in Communication, 2009. ASID 2009. 3rd International Conference on
Conference_Location :
Hong Kong
Print_ISBN :
978-1-4244-3883-9
Electronic_ISBN :
978-1-4244-3884-6
DOI :
10.1109/ICASID.2009.5276893