DocumentCode :
1618161
Title :
Prototype testing simplified by scannable buffers and latches
Author :
Hallida, Andy ; Young, Greg ; Crouch, Al
Author_Institution :
Texas Instrum. Inc., Plano, TX, USA
fYear :
1989
Firstpage :
174
Lastpage :
181
Abstract :
Conventional logic devices incorporating boundary scan with the proposed IEEE P1149.1 interface have been shown to offer great improvements in board testing. These improvements are contrasted with traditional approaches for the design verification, debugging, and testing of a prototype system. The incorporation of boundary scan has been demonstrated to impose a minimal real estate overhead and change the process of design verification and testing making it beneficial to both the design engineer and test engineer. The use of devices incorporating boundary scan will reduce the cost of testing. By using the devices that support the P1149.1 architecture in the prototype system considered, some of the problems and questions associated with the verification and testing of prototype systems (or even production systems) were solved. In addition to solving the problems, the verification and testing processes were simplified
Keywords :
automatic test equipment; automatic testing; computer architecture; computer interfaces; logic testing; printed circuit testing; ATE; IEEE P1149.1 interface; PCB; board testing; boundary scan; computer interfaces; design verification; latches; logic devices; prototype testing; scannable buffers; Circuit faults; Circuit testing; Debugging; Design engineering; Hardware; Prototypes; Software prototyping; Software systems; System testing; Systems engineering and theory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1989. Proceedings. Meeting the Tests of Time., International
Conference_Location :
Washington, DC
Type :
conf
DOI :
10.1109/TEST.1989.82292
Filename :
82292
Link To Document :
بازگشت