Title :
DP-BIST: a built-in self-test for DSP data paths-a low overhead and high fault coverage technique
Author :
Adham, Saman M I ; Gupta, Sanjay
Author_Institution :
Northern Telecom Electron. Ltd., Ottawa, Ont., Canada
Abstract :
A new Built-In Self Test (BIST) technique suitable for high performance DSP datapaths is presented. The BIST session is controlled via hardware without the need for a separate test pattern generation register or test program storage. Furthermore, the BIST scenario is appropriately set-up so as to also test the register file as well as the shift and truncation logic in the datapath. The use of DP-BIST enables a very high speed test (one test vector is applied per clock cycle) with no performance degradation and little area overhead for the hardware test control. Comparison between DP-BIST and scan based BIST technique is also presented. We show how DB-BIST can be used a centralized test resource to test other macros on the chip and the integration of DP-BIST with internal scan and boundary scan is addressed
Keywords :
built-in self test; computer testing; digital signal processing chips; integrated circuit testing; DP-BIST; DSP data path; boundary scan; built-in self-test; fault coverage; internal scan; macro; overhead; register file; shift logic; truncation logic; Arithmetic; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Digital signal processing; Hardware; Logic testing; Registers;
Conference_Titel :
Test Symposium, 1996., Proceedings of the Fifth Asian
Conference_Location :
Hsinchu
Print_ISBN :
0-8186-7478-4
DOI :
10.1109/ATS.1996.555160