DocumentCode :
1619445
Title :
Optimized netlist checks — Full chip ESD verification
Author :
Trivedi, N. ; Chakravarthy, Srinath ; Alvarezr, D. ; Weidner, E.
Author_Institution :
Infineon Tech, Bangalore, India
fYear :
2013
Firstpage :
1
Lastpage :
9
Abstract :
Increasing complexity of product leads to a higher demand for ESD verification automation. ESD verification is challenging as it is being performed using multiple complementary methodologies as ESD failure is caused due to multiple design flaws. The successful demonstration of challenges addressed during this verification for topology checks resulting with uncritical violation auto-waived is discussed in this paper.
Keywords :
electrostatic discharge; failure analysis; integrated circuit design; ESD failure; ESD verification automation; full chip ESD verification; multiple design flaws; optimized netlist checks; topology checks; uncritical violation; Discharges (electric); Electrostatic discharges; Logic gates; Pins; System-on-chip; Topology; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), 2013 35th
Conference_Location :
Las Vegas, NV
ISSN :
0739-5159
Type :
conf
Filename :
6635922
Link To Document :
بازگشت