• DocumentCode
    1619984
  • Title

    Modeling and simulation of package and interconnects

  • Author

    Prince, J.L.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Arizona Univ., Tucson, AZ, USA
  • fYear
    1994
  • Firstpage
    52
  • Lastpage
    59
  • Abstract
    This paper discusses electrical design of off chip and on-chip interconnects. Modeling and Simulation CAD tools used for this design are identified and described. The focus of the paper is on off-chip interconnects, which are loosely referred to as packaging structures. These may be single-chip package interconnects, or connections between chips in a multiple-chip system, and include chip electrical connections (bondwires, C4, etc.) and package or connector pins/bumps. Phenomena which are critical to error-free product performance are discussed, and alternative methods of modeling and simulating these phenomena are presented. Similarities and differences of on-chip and off-chip interconnect characteristics are noted when appropriate
  • Keywords
    CAD; C4; CAD; bondwires; connector bumps; connector pins; electrical connections; electrical design; error-free product performance; modeling; multiple-chip systems; off-chip interconnects; on-chip interconnects; simulation; single-chip packages; Computational modeling; Conductors; Crosstalk; Delay effects; Delay lines; Dielectric losses; Electric variables; Electronics packaging; Power system modeling; System-on-a-chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Bipolar/BiCMOS Circuits and Technology Meeting,1994., Proceedings of the 1994
  • Conference_Location
    Minneapolis, MN
  • Print_ISBN
    0-7803-1316-X
  • Type

    conf

  • DOI
    10.1109/BIPOL.1994.587855
  • Filename
    587855