DocumentCode :
1621943
Title :
FPGA implementation of feature extraction algorithm for speaker verification
Author :
Staworko, Michal ; Rawski, Mariusz
Author_Institution :
Inst. of Telecommun., Warsaw Univ. of Technol., Warsaw, Poland
fYear :
2010
Firstpage :
557
Lastpage :
561
Abstract :
Speaker identification is a computationally demanding task. Particularly the stage of feature extraction, that is responsible for reducing the resources required to describe speech samples accurately requires algorithms of large complexity. State of the art speaker verification systems are based on cepstral features like MFCC, LFCC or LPCC. In these methods of features extraction the most computing extensive part is spectral averaging using windows in frequency domain. In this paper we propose a feature extraction system based on the LFCC with novel architecture for spectral averaging. Proposed solution is optimized for implementation in programmable structures as System on Programmable Chip and significantly reduces feature extraction execution time.
Keywords :
cepstral analysis; feature extraction; field programmable gate arrays; speaker recognition; FPGA; LFCC; feature extraction algorithm; linear-scale filterbank cepstral coefficiens; speaker identification; speaker verification; spectral averaging; system on programmable chip; Feature extraction; Field programmable gate arrays; Filter bank; Maximum likelihood detection; Nonlinear filters; Program processors; Speech; FPGA; Linear Frequency Cepstral Coefficiens; low power application; speaker identification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and Systems (MIXDES), 2010 Proceedings of the 17th International Conference
Conference_Location :
Warsaw
Print_ISBN :
978-1-4244-7011-2
Electronic_ISBN :
978-83-928756-4-2
Type :
conf
Filename :
5551699
Link To Document :
بازگشت