Title :
Test generation for logic simulation based on functional graph
Author :
Jiang, Honghai ; Tomita, Masahiro
Author_Institution :
Dept. of Comput. & Inf. Sci., Guelph Univ., Ont., Canada
Abstract :
Logic simulation is the principal tool used to detect design errors at the logic design stage. Its effectiveness depends on the quality of the test patterns. The problem of test generation for initial logic simulation is addressed. In the authors´ method, a functional graph is introduced to describe the function to be implemented. The test patterns are generated to verify the functions of the nodes in a functional graph. Experimental results show that these test patterns have a high ability for design error detection, and can be easily generated in a short time
Keywords :
circuit analysis computing; formal specification; graphs; logic CAD; logic testing; design errors; functional graph; logic design; logic simulation; test generation; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Error correction; Logic design; Logic testing; Phase detection; Test pattern generators; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1992., Proceedings of the 35th Midwest Symposium on
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-0510-8
DOI :
10.1109/MWSCAS.1992.271358