DocumentCode :
1622696
Title :
A C compiler design concept used for MAS family of digital signal processors
Author :
Popovic, M. ; Jovanovic, Z. ; Pap, I. ; Medic, V. ; Culibrk, D.
Author_Institution :
Fac. of Tech. Sci., Novi Sad Univ., Serbia
Volume :
2
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
607
Abstract :
This paper addresses the problem of compiler design for digital signal processors (DSPs). It describes C compiler designed for the Micronas Semiconductor MAS family of DSPs, that are primarily designed for real-time audio and speech applications. During the development of this compiler, several problems related to the highly asymmetric architecture were faced. We describe the support for different memory word-accumulator lengths, the use of instructions with memory operands, MAC instructions, the use of the auto increment/decrement feature of address generators and hardware loops. Also we present ways to improve resource allocation, context saving and synchronizing code. The effects of such procedures have been illustrated, using DSPStone tests
Keywords :
digital signal processing chips; program compilers; resource allocation; synchronisation; C compiler design concept; DSPStone tests; MAC instructions; MAS DSP family; Micronas Semiconductor; address generators; auto increment/decrement feature; context saving; digital signal processors; hardware loops; memory operands; memory word-accumulator length; real-time audio applications; real-time speech applications; resource allocation; synchronizing code; Application software; Digital signal processing; Digital signal processors; Hardware; Programming profession; Registers; Resource management; Signal design; Speech; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Telecommunications in Modern Satellite, Cable and Broadcasting Service, 2001. TELSIKS 2001. 5th International Conference on
Conference_Location :
Nis
Print_ISBN :
0-7803-7228-X
Type :
conf
DOI :
10.1109/TELSKS.2001.955849
Filename :
955849
Link To Document :
بازگشت