Title :
Examination of LOCOS process parameters and the measurement of effective width
Author :
Fallon, M. ; Robertson, J.M. ; Walton, A.J. ; Holwill, R.J.
Author_Institution :
Dept. of Electr. Eng., Edinburgh Univ., UK
Abstract :
Device isolation by means of LOCOS and field implantation are commonly incorporated in current MOS processes. These two process steps interact to affect the effective MOS transistor width. The authors examine the topographical features determined by pad oxide and nitride thicknesses and compare the physical with the effective electrical width. It is concluded that the limit in topographical packing density may be achieved by physical reduction of the bird´s beak, but for varying pad oxide/nitride mask combinations the effective device width is limited by the presence of the field implant
Keywords :
MOS integrated circuits; integrated circuit technology; surface topography measurement; LOCOS process parameters; MOS processes; MOS transistor width; device isolation; effective electrical width; effective width measurement; field implantation; nitride thicknesses; pad oxide; topographical features; topographical packing density; Boron; Etching; Implants; Isolation technology; MOS devices; MOSFETs; Oxidation; Silicon; Stress; Surface topography;
Conference_Titel :
Microelectronic Test Structures, 1991. ICMTS 1991. Proceedings of the 1991 International Conference on
Conference_Location :
Kyoto
Print_ISBN :
0-87942-588-1
DOI :
10.1109/ICMTS.1990.161731