Title :
Implications of record peak current density In0.53Ga0.47As Esaki tunnel diode on Tunnel FET logic applications
Author :
Mohata, D.K. ; Pawlik, D. ; Liu, L. ; Mookerjea, S. ; Saripalli, V. ; Rommel, S. ; Datta, S.
Author_Institution :
Pennsylvania State Univ., University Park, PA, USA
Abstract :
Inter-band tunnel field effect transistors (TFETs) have recently gained a lot of interest because of their ability to eliminate the 60mV/dec sub-threshold slope (STS) limitation in MOSFET. This can result in higher Ion-Ioff ratio over a reduced gate voltage range, thus predicting TFETs superior for low supply voltage (VDD ≤ 0.5V) operation. Unlike Si and Ge, III-V semiconductors like In0.53Ga0.47As have smaller tunneling barrier and tunnelling mass, thus making them a design choice to eliminate drive current (Iοn) limitations in TFETs. In this work, (i) we present the experimental demonstration of record peak current density (Jpeak) In0.53Ga0.47As Esaki tunnel diode, formed using MBE grown in-situ doped epitaxial layers, (ii) Using a non-local tunneling model in Sentaurus device simulator, the measured current-voltage characteristics (J-V) is modeled and the model parameters are calibrated, (iii) Novel In0.53Ga0.47As ultra thin body (7nm)-double gate-TFET (UTB-DG-TFET) design to boost Iοn is discussed using the calibrated non-local tunneling model, (iv) Pulse transient response of the novel In0.53Ga0.47As TFET inverter is presented and compared with Si based MOSFET inverters at a supply voltage of 0.5 V.
Keywords :
III-V semiconductors; MOSFET; current density; gallium arsenide; indium compounds; logic design; logic devices; tunnel diodes; Esaki tunnel diode; III-V semiconductors; In0.53Ga0.47As; MBE grown in-situ doped epitaxial layers; MOSFET; MOSFET inverters; Sentaurus device simulator; UTB-DG-TFET design; current-voltage characteristics; drive current limitations; experimental demonstration; gate voltage range; interband tunnel field effect transistors; nonlocal tunneling model; pulse transient response; record peak current density; size 7 nm; subthreshold slope limitation; tunnel FET logic applications; ultrathin body double gate-TFET design; voltage 0.5 V; Switches;
Conference_Titel :
Device Research Conference (DRC), 2010
Conference_Location :
South Bend, IN
Print_ISBN :
978-1-4244-6562-0
Electronic_ISBN :
1548-3770
DOI :
10.1109/DRC.2010.5551856