Title :
Synthesis of pseudo-random pattern testable designs
Author :
Iyengar, V.S. ; Brand, Daniel
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
A method of synthesizing scan designs that are testable with pseudorandom patterns is presented. The logic is first simplified by various transformations in a logic synthesis system. A fault simulator is then used to guide the placement of control points and observation points. In order to reduce the overhead, control points are shared when possible and a condensation network is used with the observation points. Experimental results which indicate that pseudorandom testability can be achieved with small area overheads using simple techniques are presented
Keywords :
VLSI; circuit CAD; controllability; digital simulation; fault location; integrated circuit testing; logic CAD; logic testing; observability; random processes; VLSI; condensation network; control points; fault simulator; logic design; logic synthesis; logic testing; observation points; pseudo-random pattern testable designs; scan designs; Automatic testing; Circuit faults; Circuit testing; Control system synthesis; Fault detection; Linear feedback shift registers; Logic circuits; Logic testing; Manufacturing; Network synthesis;
Conference_Titel :
Test Conference, 1989. Proceedings. Meeting the Tests of Time., International
Conference_Location :
Washington, DC
DOI :
10.1109/TEST.1989.82333