Title :
FPGA implementation of a full HD real-time HEVC main profile decoder
Author :
Engelhardt, Denis ; Moller, Jakob ; Hahlbeck, Jan ; Stabernack, Benno
Author_Institution :
Image Process. Dept., Fraunhofer Inst. for Telecommun., Berlin, Germany
Abstract :
High Efficiency Video Coding (HEVC) is the newest video coding standard approved by the ISO/IEC and ITU-T in January 2013. By providing a video coding efficiency gain up to 50 % compared to H.264/MPEG-4 AVC high profile, the complexity of the used algorithms has raised significantly. Targeting video formats with higher spatial and temporal resolutions - e.g. 4Kp60 in broadcast applications - make implementing encoders and decoders a challenging task. A few software based implementations on DSPs and general purpose CPUs are known from the literature which suffer from real-time constraints, power dissipation and hardware costs of these systems. In this paper a pure hardware implementation of a Main Profile H.265/MPEG-HEVC Full HD capable decoder is presented solving both real-time and power constraints respectively. As a first implementation approach a state-of-the-art FPGA technology is chosen as a prototyping platform. This design can be used as a starting point for an ASIC implementation.
Keywords :
IEC standards; ISO standards; decoding; field programmable gate arrays; high definition video; video coding; ASIC implementation; FPGA implementation; IEC standard; ISO standard; ITU-T; broadcast applications; digital signal processing; full HD real-time HEVC main profile decoder; hardware costs; high efficiency video coding; power dissipation; real-time constraints; temporal resolutions; video coding efficiency; video coding standard; video formats; Context; Decoding; Pipelines; Real-time systems; Syntactics; Transform coding; Video coding; FPGA; HEVC; hardware implementation; video decoder;
Journal_Title :
Consumer Electronics, IEEE Transactions on
DOI :
10.1109/TCE.2014.6937333