DocumentCode :
1629824
Title :
Optimized hardware for polynomial digital predistortion system implementation
Author :
Mrabet, Nizar ; Mohammad, Imaduddin ; Mkadem, Farouk ; Rebai, Chiheb ; Boumaiza, Slim
fYear :
2012
Firstpage :
81
Lastpage :
84
Abstract :
In this paper, a new formulation of the polynomial based digital predistortion (DPD) is proposed. This formulation reduces the amount of hardware resources (memory and logic) required for the implementation while maintaining adequate precision. Additionally, a calibration of the transceiver is addressed to minimize its distortions. An implementation of this technique is validated in a field programmable gate array (FPGA) environment when using the mixed-signal transceiver (MSDPD) evaluation board. The proposed system allowed a reduction of more than 20 dB in terms of ACPR and EVM.
Keywords :
field programmable gate arrays; power amplifiers; transceivers; calibration; field programmable gate array; hardware resources; mixed-signal transceiver; optimized hardware; polynomial digital predistortion system; Computational modeling; Field programmable gate arrays; Hardware; Polynomials; Predistortion; Receivers; Table lookup; FPGA; digital predistortion; nonlinear power amplifier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Amplifiers for Wireless and Radio Applications (PAWR), 2012 IEEE Topical Conference on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4577-1119-0
Type :
conf
DOI :
10.1109/PAWR.2012.6174914
Filename :
6174914
Link To Document :
بازگشت