DocumentCode :
1630089
Title :
Low-cost scan-based delay testing of latch-based circuits with time borrowing
Author :
Chung, Kun Young ; Gupta, Sandeep K.
Author_Institution :
Electr. Eng. Syst., Southern California Univ., Los Angeles, CA
fYear :
2006
Lastpage :
15
Abstract :
Classical test approaches typically provide abysmally low path delay fault coverage for high-speed latch-based circuits where time borrowing may occur. Furthermore, none of the classical design-for-testability (DFT) approaches can be used to improve coverage. In [Chung, 2003] we proposed the first structural testing approach that can provide high robust path delay fault coverage for such circuits. However, that approach suffered from high DFT overheads since it required a fully-reconfigurable scan circuitry. In this paper we propose an approach that can provide even higher path delay fault coverage for such circuits using dramatically fewer scan configurations. The proposed test generation approach can also provide high path delay fault coverage under any given set of scan chain configurations. We demonstrate the benefits of the proposed approach via extensive experiments
Keywords :
circuit testing; delay circuits; flip-flops; latch based circuits; path delay fault coverage; scan based delay testing; scan chain configurations; test generation approach; time borrowing; Circuit faults; Circuit testing; Clocks; Delay effects; Design for testability; Latches; Logic testing; Pipeline processing; Robustness; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2006. Proceedings. 24th IEEE
Conference_Location :
Berkeley, CA
Print_ISBN :
0-7695-2514-8
Type :
conf
DOI :
10.1109/VTS.2006.45
Filename :
1617555
Link To Document :
بازگشت