DocumentCode :
1630187
Title :
BIST for network-on-chip interconnect infrastructures
Author :
Grecu, Cristian ; Pande, Partha ; Ivanov, André ; Saleh, Res
Author_Institution :
Dept. of Electr. & Comput. Eng., British Columbia Univ.
fYear :
2006
Lastpage :
35
Abstract :
In this paper, we present a novel built-in self-test methodology for testing the inter-switch links of network-on-chip (NoC) based chips. This methodology uses a high-level fault model that accounts for crosstalk effects due to inter-wire coupling. The novelty of our approach lies in the progressive reuse of the NoC infrastructure to transport test data to its own components under test in a bootstrap manner, and in extensively exploiting the inherent parallelism of the data transport mechanism to reduce the test time and implicitly the test cost
Keywords :
built-in self test; coupled circuits; crosstalk; network-on-chip; switched networks; BIST; bootstrap; crosstalk effects; data transport mechanism; high-level fault model; inter switch links; inter-wire coupling; interconnect infrastructures; network-on-chip; Automatic testing; Built-in self-test; Communication switching; Computer architecture; Fabrics; Laboratories; Network-on-a-chip; Packet switching; Parallel processing; Switches; built-in self-test; infrastructure; interconnect; multicast test.; network-on-chip; unicast test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2006. Proceedings. 24th IEEE
Conference_Location :
Berkeley, CA
Print_ISBN :
0-7695-2514-8
Type :
conf
DOI :
10.1109/VTS.2006.22
Filename :
1617558
Link To Document :
بازگشت