Title :
A new ATPG method for efficient capture power reduction during scan testing
Author :
Wen, Xiaoqing ; Kajihara, Seiji ; Miyase, Kohei ; Suzuki, Tatsuya ; Saluja, Kewal K. ; Wang, Laung-Terng ; Abdel-Hafez, Khader S. ; Kinoshita, Kozo
Author_Institution :
Dept. of Comput. Sci. & Eng., Kyushu Inst. of Technol., Iizuka
Abstract :
High power dissipation can occur when the response to a test vector is captured by flip-flops in scan testing, resulting in excessive JR drop, which may cause significant capture-induced yield loss in the DSM era. This paper addresses this serious problem with a novel test generation method, featuring a unique algorithm that deterministically generates test cubes not only for fault detection but also for capture power reduction. Compared with previous methods that passively conduct X-filling for unspecified bits in test cubes generated only for fault detection, the new method achieves more capture power reduction with less test set inflation. Experimental results show its effectiveness
Keywords :
automatic test pattern generation; circuit testing; ATPG; capture power reduction; capture-induced yield loss; fault detection; flip-flops; high power dissipation; scan testing; test cubes; test generation method; Automatic test pattern generation; Automatic testing; Circuit testing; Clocks; Flip-flops; Integrated circuit testing; Power dissipation; Power generation; Sequential analysis; Sequential circuits;
Conference_Titel :
VLSI Test Symposium, 2006. Proceedings. 24th IEEE
Conference_Location :
Berkeley, CA
Print_ISBN :
0-7695-2514-8