Title : 
Silicon evaluation of logic proximity bridge patterns
         
        
            Author : 
Tran, Eric N. ; Kasulasrinivas, Vishwashanth ; Chakravarty, Sreejit
         
        
            Author_Institution : 
Intel Corp., Santa Clara, CA
         
        
        
        
            Abstract : 
Logic proximity bridge (LPB) patterns were proposed as an alternative to realistic bridge and n-detect patterns based on simulation studies. Here, silicon evaluation of logic proximity bridge patterns, on a mobile chipset product, is presented. Results show these patterns to significantly increase the class scan fallout above and beyond stuck-at patterns, consisting of single load and multi-load patterns, with very high stuck-at fault coverage. In addition it points to the usefulness of generating ATPG patterns using multiple fault models, LPB faults being one of them
         
        
            Keywords : 
automatic test pattern generation; circuit simulation; logic testing; bridge pattern; logic proximity bridge patterns; mobile chipset product; n-detect pattern; silicon evaluation; Automatic test pattern generation; Bridges; Data analysis; Data mining; Educational institutions; Fault detection; Logic testing; Manufacturing; Silicon; Test pattern generators;
         
        
        
        
            Conference_Titel : 
VLSI Test Symposium, 2006. Proceedings. 24th IEEE
         
        
            Conference_Location : 
Berkeley, CA
         
        
            Print_ISBN : 
0-7695-2514-8
         
        
        
            DOI : 
10.1109/VTS.2006.82