Title : 
Common-floating gate test structure for separation of cycling-induced degradation components in split-gate flash memory cells
         
        
            Author : 
Nhan Do ; Tkachev, Yuri
         
        
            Author_Institution : 
Silicon Storage Technol., Inc., Microchip Technol., Inc., San Jose, CA, USA
         
        
        
        
        
        
            Abstract : 
The program-erase cycling-induced degradation mechanisms in a split-gate SuperFlash® memory cell were analyzed using a test structure containing two cells with a common floating gate. This test structure allowed us to separate the degradation mechanisms taking place in the floating-gate oxide and tunnel oxide during cycling. It was demonstrated that the program-induced floating gate oxide degradation becomes less significant for the advanced SuperFlash technology, which uses lower programming voltage.
         
        
            Keywords : 
flash memories; integrated circuit reliability; common floating gate test structure; cycling induced degradation component; degradation mechanisms; floating gate oxide; split gate flash memory cells; split-gate SuperFlash memory; tunnel oxide; Charge carrier processes; Degradation; Logic gates; Nonvolatile memory; Programming; Split gate flash memory cells; Tunneling; Flash memory; electron trapping; electron tunneling; floating gate; memory reliability; oxide degradation; program-erase cycling endurance;
         
        
        
        
            Conference_Titel : 
Microelectronic Test Structures (ICMTS), 2014 International Conference on
         
        
            Conference_Location : 
Udine
         
        
        
            Print_ISBN : 
978-1-4799-2193-5
         
        
        
            DOI : 
10.1109/ICMTS.2014.6841465