Title :
Leakage proof and noise tolerant domino circuit based on SEFG
Author :
Wang, Jinhui ; Gong, Na ; Hou, Ligang ; Peng, Xiaohong ; Wu, Wuchen
Author_Institution :
VLSI & Syst. Lab., Beijing Univ. of Technol., Beijing, China
Abstract :
Utilizing the sleep switch transistor technique and dual threshold voltage technique, a source following evaluation gate (SEFG) based domino circuit is presented in this paper for simultaneously suppressing the leakage current and enhancing noise immunity. Simulation results show that the leakage current of the proposed design can be reduced by 43%, 62%, and 67% while improving 19.7%, 3.4%, and 12.5% noise margin as compared to standard low threshold voltage circuit, standard dual threshold voltage circuit, and SEFG structure, respectively. Also, the inputs and clock signals combination static state dependent leakage current characteristic is analyzed and the minimum leakage states of different domino AND gates are obtained.
Keywords :
CMOS logic circuits; leakage currents; transistors; SEFG; SEFG structure; clock signals; dual threshold voltage technique; leakage current; leakage proof; noise tolerant domino circuit; sleep switch transistor technique; source following evaluation gate; Clocks; Leakage current; Logic gates; MOSFETs; Noise; Sleep;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
DOI :
10.1109/ICSICT.2010.5667418