DocumentCode :
1631528
Title :
Reconfigurable resource architecture improves VLSI tester utilization
Author :
O´Keefe, Sheila
Author_Institution :
Texas Instrum., Dallas, TX, USA
fYear :
1989
Firstpage :
597
Lastpage :
604
Abstract :
A VLSI tester which can be reconfigured from one high pin count test head to multiple independent lower pin count test heads is described. This reconfigurable resource architecture is shown to provide improved tester utilization for the factory. Greater utilization results in reduced capital equipment costs, thus reducing test costs for the test equipment user. A reconfigurable resource architecture also provides greater flexibility for future upgrades as a result of changing pin count combinations or increased pin count
Keywords :
VLSI; automatic test equipment; economics; integrated circuit testing; production testing; IC testing; VLSI tester; multiple independent lower pin count test heads; pin count combinations; production testing; reconfigurable resource architecture; test costs; Automation; Costs; Hardware; Instruments; Pins; Production facilities; Reconfigurable architectures; Resource management; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1989. Proceedings. Meeting the Tests of Time., International
Conference_Location :
Washington, DC
Type :
conf
DOI :
10.1109/TEST.1989.82346
Filename :
82346
Link To Document :
بازگشت