Title :
Scan tests with multiple fault activation cycles for delay faults
Author :
Zhang, Zhuo ; Reddy, Udhakar M. ; Pomeranz, Irith ; Lin, Xijiang ; Rajski, Janusz
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA
Abstract :
In this paper we investigate methods to detect delay faults in circuits that use standard scan design. We demonstrate that delay faults at several sites in a circuit cannot be detected using standard launch off capture and launch off shift tests that use two test cycles. However, faults at these sites are detectable using tests that use more than two test cycles. Experimental results on benchmark and industrial circuits that use standard scan design show that substantial numbers of transition delay faults require tests using more than one fault activation cycles to detect them
Keywords :
delays; digital circuits; fault diagnosis; benchmark circuits; delay fault detection; industrial circuits; multiple cycle tests; multiple fault activation cycles; scan tests; standard scan design circuits; transition delay faults; Benchmark testing; Circuit faults; Circuit testing; Cities and towns; Delay; Design engineering; Electrical fault detection; Fault detection; Graphics; Lab-on-a-chip;
Conference_Titel :
VLSI Test Symposium, 2006. Proceedings. 24th IEEE
Conference_Location :
Berkeley, CA
Print_ISBN :
0-7695-2514-8
DOI :
10.1109/VTS.2006.91