DocumentCode :
1631782
Title :
High parallel disparity map computing on FPGA
Author :
Calderón, Humberto ; Ortiz, Jesus ; Fontaine, Jean-Guy
Author_Institution :
TEleRobotics & Applic. (TERA) Dept., Italian Inst. of Technol., Genoa, Italy
fYear :
2010
Firstpage :
307
Lastpage :
312
Abstract :
In this paper we present a method for disparity map computing and its correspondent high parallel hardware accelerator. Our solution considers a two step processing algorithm. First, we compute a one-dimensional biased sum of absolute differences, and later a spurious removal technique is performed to eliminate wrong estimations. The hardware accelerator introduces a memory organization, an address generation scheme and data-path units that have scalable features for several resolutions, frame rates, silicon use, and power consumption instantiations. We have implemented a five stage pipelined organization that operates at 174.5 MHz over an VIRTEX II PRO 2vp30fg676-7 FPGA device, carries out an equivalent of 9.074 GOPS and processes 142 frames per second of Common Intermediate Format (CIF).
Keywords :
field programmable gate arrays; multiprocessing systems; parallel architectures; pipeline processing; power aware computing; power consumption; storage allocation; VIRTEX II PRO 2vp30fg676-7 FPGA device; address generation scheme; common intermediate format; data path unit; high parallel disparity map computing; high parallel hardware accelerator; memory organization; pipelined organization; power consumption; spurious removal technique; two step processing algorithm; Pixel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mechatronics and Embedded Systems and Applications (MESA), 2010 IEEE/ASME International Conference on
Conference_Location :
Qingdao, ShanDong
Print_ISBN :
978-1-4244-7101-0
Type :
conf
DOI :
10.1109/MESA.2010.5552049
Filename :
5552049
Link To Document :
بازگشت