DocumentCode :
1631887
Title :
An embedded high performance data acquisition and pre-processing interface for asynchronous event-based Silicon Retina data
Author :
Sulzbachner, Christoph ; Kogler, Jirgen ; Kubinger, Wilfried
Author_Institution :
Safety & Security Dept., AIT Austrian Inst. of Technol., Vienna, Austria
fYear :
2010
Firstpage :
313
Lastpage :
318
Abstract :
In this paper we present an embedded high performance Serial RapidIO data acquisition interface for Silicon Retina technology based computer vision applications. The Silicon Retina technology is a new kind of bio-inspired analogue sensor that provides only event-triggered information depending on variations of intensity in a scene. Unaltered parts of a scene without intensity variations need neither be transmitted nor processed. Due to the asynchronous behavior and the varying data-rates up to a peak of 6M events per second (Meps) per channel and a time resolution of 10ns of the imager, a distributed digital signal processing system using both a single-core and a multi-core fixed-point digital signal processor (DSP) is used. The single-core DSP is used for data pre-processing of the compressed data streams and forwarding it to the multi-core DSP, which processes the actual data. Pre-processing also includes disposing the data required for processing on the multi-core system using a data parallelism concept. We discuss both design considerations, and implementation details of the interface and the pre-processing algorithm.
Keywords :
asynchronous circuits; bio-inspired materials; biosensors; computer vision; data acquisition; digital signal processing chips; embedded systems; image sensors; optical sensors; asynchronous event-based silicon retina data; bio-inspired analogue sensor; computer vision; data parallelism; distributed digital signal processing; embedded high performance serial rapidlO data acquisition interface; event-triggered information; intensity variation; multicore fixed-point digital signal processor; preprocessing interface; single-core DSP; single-core fixed-point digital signal processor; time resolution; Clocks; Digital signal processing; Universal Serial Bus;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mechatronics and Embedded Systems and Applications (MESA), 2010 IEEE/ASME International Conference on
Conference_Location :
Qingdao, ShanDong
Print_ISBN :
978-1-4244-7101-0
Type :
conf
DOI :
10.1109/MESA.2010.5552054
Filename :
5552054
Link To Document :
بازگشت