Title :
Very large scale integrated circuit architecture performance evaluation using SES modelling tools
Author_Institution :
VLSI Technol. Inc., Tempe, AZ, USA
Abstract :
Very large scale integrated circuits (VLSI) are growing in size, complexity, and circuit density at a very fast pace. There is no limit in the foreseeable future to the amount of intelligence architects would like to see on a single piece of silicon. Technology is keeping good pace with the growing demand of complete "systems" by increasing density. A few million transistors on one chip are already becoming common-place. The development of the architecture of such chips is, however, hampered by the lack of tools. This paper focuses on a very crucial issue, one of confidence in the internal architecture of a VLSI circuit before committing the design to silicon. The SES/Workbench by Scientific and Engineering Software has proven to be a useful tool in early architectural analysis of complex VLSI circuits. The circuit\´s system level architecture can be modelled fairly quickly to yield results that can save time, money, and resources to design optimum circuits with well understood performance characteristics, without taking recourse to fabricating the chip prototypes. The simulations on the resulting model "run" in reasonable time (million clocks/hr) to provide "on-line" feedback for fine tuning the design.
Keywords :
VLSI; circuit CAD; circuit optimisation; computational complexity; integrated circuit design; integrated circuit modelling; performance evaluation; SES modelling tools; SES/Workbench; Scientific and Engineering Software; Si; VLSI; integrated circuit architecture; internal architecture; performance evaluation; Circuit optimization; Circuit simulation; Clocks; Computer architecture; Feedback; Integrated circuit technology; Prototypes; Silicon; Software tools; Very large scale integration;
Conference_Titel :
Southcon/94. Conference Record
Conference_Location :
Orlando, FL, USA
Print_ISBN :
0-7803-9988-9
DOI :
10.1109/SOUTHC.1994.498171