DocumentCode :
1632407
Title :
Performance, process architecture, and tooling considerations for advanced semiconductor wafer fabs
Author :
Slaby, C.P. ; Baker, G. ; Castrucci, P.
Author_Institution :
Premiere Hi-Tech Inc., Kanata, Ont., Canada
fYear :
1994
Firstpage :
7
Lastpage :
9
Abstract :
Results of a study of designing high-performance advanced semiconductor wafer fabs are presented focusing on the underlying process architecture and tooling considerations. Processing framework of 0.35 micron technology suitable for ASIC, microprocessor and SRAM manufacturing is discussed. Results of the modeling and simulation of equipment and fab operation are presented which were used to determine the minimum feasible equipment complement required for the target volume requirements of 500 wafer starts per day. These results confirm that the proposed wafer fab for the 0.35 micron process technology is capable of achieving low-cycle times under 2× of the raw process time or about 1 week of the calendar time. This rapid cycle time is primarily due to the maximum use of the integrated cluster tools
Keywords :
cluster tools; 0.35 micron; ASIC; SRAM; cycle times; integrated cluster tools; manufacturing; microprocessor; modeling; process architecture; semiconductor wafer fabs; simulation; tooling; Application specific integrated circuits; CMOS technology; Implants; Manufacturing processes; Microprocessors; Planarization; Random access memory; Semiconductor device manufacture; Semiconductor device modeling; Semiconductor process modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop. 1994 IEEE/SEMI
Conference_Location :
Cambridge, MA
Print_ISBN :
0-7803-2053-0
Type :
conf
DOI :
10.1109/ASMC.1994.588154
Filename :
588154
Link To Document :
بازگشت