DocumentCode :
1637478
Title :
A 3.3-V 240-MS/s CMOS bandpass ΣΔ modulator using a fast-settling double-sampling SC filter
Author :
Cheung, Vincent S L ; Luong, Howard C.
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., Kowloon, China
fYear :
2004
Firstpage :
84
Lastpage :
87
Abstract :
A bandpass ΣΔ modulator is demonstrated to operate at a very high sampling rate of 240 MS/s by employing a proposed double-sampling switched-capacitor biquadratic filter architecture, which processes with a fast-settling feature. Implemented in a standard 0.35-μm CMOS process, the modulator achieves a peak SNDR of 72 dB, 55 dB and 52 dB at a bandwidth of 200 kHz, 1 MHz and 1.25 MHz for GSM, Bluetooth and CDMA2000 applications respectively while dissipating 37 mW and occupying a chip area of 1.2 mm2.
Keywords :
3G mobile communication; Bluetooth; CMOS integrated circuits; band-pass filters; cellular radio; sigma-delta modulation; switched capacitor filters; 0.35 micron; 1 MHz; 1.25 MHz; 200 kHz; 3.3 V; 3.3-V 240-MS/s CMOS bandpass ΣΔ modulator; Bluetooth; CDMA2000; GSM; double-sampling switched-capacitor biquadratic filter architecture; fast-settling double-sampling SC filter; Band pass filters; Bandwidth; CMOS process; CMOS technology; Capacitors; Circuits; Clocks; Delta modulation; GSM; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8287-0
Type :
conf
DOI :
10.1109/VLSIC.2004.1346512
Filename :
1346512
Link To Document :
بازگشت