DocumentCode :
1637926
Title :
The grid bus architecture for MIMD
Author :
Duey, Charles ; Rostampour, A. Rahim
Author_Institution :
Colorado State Univ., Fort Collins, CO, USA
fYear :
1988
Firstpage :
76
Lastpage :
80
Abstract :
An MIMD computer interconnection architecture, the grid bus architecture, is explored. Algorithms are introduced which route messages in an efficient and fault-tolerant manner. A chip which implements the basic algorithm was built to show how the algorithm can be designed into hardware. Simulations of the architecture show the decrease in performance under high loads and larger array sizes. Other simulations show the good performance of the fault-tolerant algorithms in this system. Some of the methods discussed can be applied to some similar architectures, such as the spanning-bus hypercube and other hypercube architectures
Keywords :
fault tolerant computing; multiprocessor interconnection networks; operating systems (computers); parallel architectures; MIMD computer interconnection architecture; fault-tolerant message-routing algorithms; grid bus architecture; hardware algorithms; performance simulation; spanning-bus hypercube; Algorithm design and analysis; Application software; Computational modeling; Computer applications; Computer architecture; Fault tolerance; Fault tolerant systems; Hardware; Hypercubes; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 1988. Conference Proceedings., Seventh Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ
Print_ISBN :
0-8186-0830-7
Type :
conf
DOI :
10.1109/PCCC.1988.10046
Filename :
10046
Link To Document :
بازگشت