Title :
Low-latency SDRAM controller for shared memory in MPSoC
Author :
Ma, Pei-Jun ; Zhao, Jia-Liang ; Li, Kang ; Zhu, Ling-Fang ; Shi, Jiang-Yi
Author_Institution :
Key Lab. of Wide Band-gap Semicond. Mater. & Devices of Minist. of Educ., Xidian Univ., Xi´´an, China
Abstract :
In a memory structure shared by multiple processors based on Multiprocessor Systems on Chip (MPSoC), the efficiency of memory bus access becomes the bottleneck of the overall system efficiency. This paper presents a low-latency SDARM controller structure integrated in MPSoC, which controls the off-chip SDRAM memory. Consecutive same row optimization and odd-even bank optimization are used to eliminate precharge time and active to read/write execution in memory access. Burst mode supported by data transmit block improves the efficiency of the memory bus. Simulation results show that memory performance improves maximally by 56% compared to pre-optimized, making it meet the high throughput requirements of shared-memory controller in MPSoC.
Keywords :
DRAM chips; shared memory systems; system-on-chip; burst mode; data transmit block; low-latency SDRAM controller structure; memory bus access; memory structure; multiprocessor systems on chip; odd-even bank optimization; off-chip SDRAM memory; same row optimization; shared-memory controller; Classification algorithms; Conferences; Mathematical model; Memory management; Optimization; SDRAM; Timing;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
DOI :
10.1109/ICSICT.2010.5667736