Title :
Synthesis and design of a 6th order SC lowpass decimator combining externally and internally cascaded structures
Author :
Cheong, Ngai ; Martins, R.P.
Author_Institution :
Comput. Sci. Program, Macau Polytech. Inst., Macau
fDate :
6/21/1905 12:00:00 AM
Abstract :
This paper proposes an interactive architecture compiler for SC multirate circuits, here applied to the design of multistage IIR SC decimators with large decimating factors M. This methodology is implemented based on multi-decimation building blocks such as externally cascaded, internally cascaded or ladder building blocks. A computer-based design is carried out to synthesize and evaluate the performances of the corresponding resulting circuits, in order to achieve the required anti-aliasing amplitude responses, to relax the speed requirements of the operational amplifiers, and also to reduce the capacitance spread and total capacitor area. A design example of a 6th order SC elliptic decimator with M=10 is given to illustrate the above methodology
Keywords :
IIR filters; capacitance; cascade networks; circuit CAD; circuit layout CAD; elliptic filters; low-pass filters; switched capacitor filters; 6th order decimator; CAD; SC elliptic decimator; SC lowpass decimator; SC multirate circuits; anti-aliasing amplitude responses; capacitance spread reduction; computer-based design; externally cascaded structures; interactive architecture compiler; internally cascaded structures; ladder building blocks; multi-decimation building blocks; multistage IIR SC decimators; operational amplifiers; total capacitor area reduction; Capacitance; Capacitors; Circuit synthesis; Circuit topology; Cutoff frequency; Design methodology; Design optimization; IIR filters; Passband; Poles and zeros;
Conference_Titel :
ASICs, 1999. AP-ASIC '99. The First IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5705-1
DOI :
10.1109/APASIC.1999.824012