DocumentCode :
1640398
Title :
A semi-folded instruction format for VLIW architecture
Author :
Hong, Won-Kee ; Lee, Seung-Yup ; Kim, Shin-Dug
Author_Institution :
Dept. of Comput. Sci., Yonsei Univ., Seoul, South Korea
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
95
Lastpage :
98
Abstract :
The cache structures in the existing VLIW systems are largely classified into the unpacked cache and the full packed cache. The degree of memory utilization in the unpacked cache is very low because instructions are loaded in the form of the unfolded instruction. On the contrary, the full packed cache loads instructions in the form of the folded instruction in order to enhance the degree of memory utilization. But the fetch time gets longer because the lengths of instructions are different. This paper proposes a new instruction format and a cache structure to eliminate NOPs. The experimental results show that the best performance can be achieved in the memory system composed of the partial packed cache as the first level cache and the full packed cache as the second level cache
Keywords :
cache storage; instruction sets; parallel architectures; parallel machines; NOPs; VLIW architecture; cache structure; cache structures; fetch time; first level cache; folded instruction; full packed cache; instruction format; memory system; memory utilization; partial packed cache; second level cache; semi-folded instruction format; unfolded instruction; unpacked cache; Cache memory; Computer architecture; Computer science; Degradation; Electronic mail; Insertion loss; Optimizing compilers; Performance evaluation; Tail; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASICs, 1999. AP-ASIC '99. The First IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5705-1
Type :
conf
DOI :
10.1109/APASIC.1999.824037
Filename :
824037
Link To Document :
بازگشت