DocumentCode :
1640816
Title :
The design and implementation of two-cycle NoC router
Author :
Qi Shubo ; Jinwen Li ; Tianlei Zhao ; Xiaomin Jia ; Minxuan Zhang
Author_Institution :
Sch. of Comput. Sci., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2010
Firstpage :
233
Lastpage :
235
Abstract :
With the number of processor cores increasing in chip multi-processors (CMPs) and global wire delays increasing, networks on chip have been gaining wide acceptance for on-chip inter-core communication. This paper introduces a low latency Dynamic Virtual Output Queues Router (DVOQR), which can reduce the router latency to two cycles by leveraging look-ahead routing computation and virtual output address queues scheme. The results with place and route used by Cadence Encounter in TSMC 65nm technology display that the frequency of DVOQR can reach 1.4 GHz, the cell area of the router is only 0.424mm2 and the power consumption is 274 mw under the 50% injection rate.
Keywords :
multiprocessing systems; network-on-chip; chip multiprocessors; dynamic virtual output queues router; global wire delays; look-ahead routing; networks on chip; on-chip intercore communication; processor cores; router latency; two-cycle NoC router; virtual output address queues; Computer architecture; Delay; Pipelines; Power demand; Routing; Switches; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
Type :
conf
DOI :
10.1109/ICSICT.2010.5667782
Filename :
5667782
Link To Document :
بازگشت