Title :
A 600 MSPS 8-bit folding ADC in 0.18 /spl mu/m CMOS
Author :
Wang, Zheng-Yu ; Pan, Hni ; Chung-Ming Chang ; Yu, Hai-Rong ; Chang, Chung-Ming
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
Abstract :
An 8-bit folding A/D converter (ADC) achieves signal-to-noise plus distortion ratio (SNDR) of 40 dB at 600 MSample/s (MSPS) for input signals up to 200 MHz in standard 0.18-/spl mu/m CMOS. Distributed T/Hs at outputs of the first-stage pre-amplifiers are employed instead of a dedicated front-end T/H. Lateral capacitors are inserted between adjacent T/H outputs to average the random mismatches in charge injection and clock skew among the distributed T/Hs. The ADC consumes 0.5-mm/sup 2/ effective chip area and dissipates 207mW from a 1.8V supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; integrated circuit noise; preamplifiers; 0.18 /spl mu/m CMOS; 0.18 micron; 1.8 V; 200 MHz; 207 mW; 600 MSPS 8-bit folding ADC; first-stage pre-amplifiers; signal-to-noise plus distortion ratio; Capacitance; Capacitors; Circuits; Drives; Error correction; Filtering; Intelligent networks; Interpolation; Nonlinear filters; Voltage;
Conference_Titel :
VLSI Circuits, 2004. Digest of Technical Papers. 2004 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-8287-0
DOI :
10.1109/VLSIC.2004.1346638