Title :
A simulation efficiency improvement method for simulation-based analog cell synthesis
Author :
Song, B.G. ; Kim, S.J. ; Kwack, S.W. ; Choi, M.S. ; Kwac, K.D.
Author_Institution :
Dept. of Electron. Eng., Hanyang Univ., Seoul, South Korea
fDate :
6/21/1905 12:00:00 AM
Abstract :
This paper presents a new simulation-based analog cell synthesis approach with improved simulation efficiency. For the hierarchical synthesis of analog cell we developed sub-circuit optimizers such as the current mirror and differential input stage. Each sub-circuit optimizer can be used for synthesis of analog cells such as OTA (operational transconductance amplifier), 2-stage op-amp and comparator. To reduce the time spent on the simulation-based synthesis, we propose a two-stage searching scheme and simulation data reuse scheme. With these schemes the synthesis time spent on the OTA was reduced from 301.05 s to 56.52 s, i.e. by 81.1%. Since our synthesis system does not need other additional physical parameters except SPICE parameters, and is independent of the process and its model level, the time spent to port to other process is minimized. We synthesized an OTA and 2-stage op-amp respectively with our approach to show its usefulness
Keywords :
analogue integrated circuits; circuit CAD; circuit simulation; integrated circuit design; operational amplifiers; OTA; comparator; current mirror; differential input stage; hierarchical synthesis; operational transconductance amplifier; simulation data reuse scheme; simulation efficiency improvement method; simulation-based analog cell synthesis; subcircuit optimizers; two-stage op-amp; two-stage searching scheme; Application specific integrated circuits; Circuit optimization; Circuit simulation; Circuit synthesis; Design automation; Equations; Mirrors; Operational amplifiers; SPICE; Transconductance;
Conference_Titel :
ASICs, 1999. AP-ASIC '99. The First IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5705-1
DOI :
10.1109/APASIC.1999.824069