Title :
Design of energy efficient analog circuits in nanoscale CMOS technologies
Author_Institution :
Dept. of Electron. & Telecommun., Norwegian Univ. of Sci. & Technol., Trondheim, Norway
Abstract :
Energy efficiency plays an important role in the design of high performance analog CMOS circuits. In medium- to high accuracy circuits, it is becoming increasingly difficult to maintain energy efficiency as CMOS technology is scaled to nanometer dimensions. This paper discusses some of the important challenges often faced by analog designers working with nanoscale CMOS technologies and reviews state-of-the-art circuit level techniques that can be utilized to mitigate the impact of technology scaling on energy efficiency.
Keywords :
CMOS analogue integrated circuits; integrated circuit design; nanoelectronics; analog CMOS circuit design; energy efficiency; nanometer dimension; nanoscale CMOS technology; technology scaling; CMOS integrated circuits; CMOS technology; Capacitance; Capacitors; Energy efficiency; Noise; Transistors;
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
DOI :
10.1109/ICSICT.2010.5667806