DocumentCode :
1641976
Title :
Pattern generation for verification of VHDL behavioral-level design
Author :
Kim, Jong-Hyeon ; Park, Seung-Kyu ; Seo, Young-Ho ; Kim, Dong-wook
Author_Institution :
Dept. of Electron. Mater. Eng., Kwangwoon Univ., Seoul, South Korea
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
332
Lastpage :
335
Abstract :
Design methodology has been changing from schematic-based design to HDL based-design. In HDL based-design, coding errors may exist and it takes much time to be found and corrected in design process. Thus an efficient method to verify the correctness of the coding itself is required. In this paper, we proposed a verification method for VHDL behavioral level design. VHDL coding is converted into CDFG and verification patterns are generated. Generated patterns are applied to VHDL design and the gold-unit. If there is difference in responses from VHDL design and gold-unit, coding error exists in VHDL design, and the proposed method detects and locates the coding error. Simulation result showed that the proposed method could verify the correctness of the design efficiently
Keywords :
circuit simulation; formal verification; hardware description languages; integrated circuit design; CDFG; VHDL; behavioral level design; behavioral-level design; coding errors; gold-unit; pattern generation; verification patterns; Circuit simulation; Circuit synthesis; Design engineering; Design methodology; Error correction; Gold; Hardware design languages; Observability; Process design; Software testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASICs, 1999. AP-ASIC '99. The First IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5705-1
Type :
conf
DOI :
10.1109/APASIC.1999.824096
Filename :
824096
Link To Document :
بازگشت