Title :
An effective routing methodology in the era of 0.2 μm and beyond technologies for reducing the DRAM design cost
Author :
Wee, Jae-Kyung ; Kim, Phil-Jung ; Cho, Ho-youb ; Oh, Jin-Keun ; Lee, Chang-Hyuk ; Park, Jae-Seok ; Yoon, Hong-Bae ; Choi, Cheol-Soo ; Lee, Kyoung-Soo ; Cha, Jae-Young ; Kim, Jong-Woo ; Doh, Jae-Ik ; Choi, Joo-Sun
Author_Institution :
DRAM Design Dept., Hyundai Electron. Ind., Ichon, South Korea
fDate :
6/21/1905 12:00:00 AM
Abstract :
The optimum routing methodology for high-performance and fast-layout time DRAM design in the era beyond 0.2 μm technology is investigated. The key attributes of the methodology are that it does pitch-based interconnect design (λ-rule) and then analyzes the signal integrity through hierarchical interconnect modeling. The final goal of this work is to make the CAD tool for designing the IP-based logic blocks with interconnect net modeling instead of feature-based interconnect parasitic modeling
Keywords :
DRAM chips; circuit layout CAD; circuit optimisation; integrated circuit economics; integrated circuit interconnections; integrated circuit layout; network routing; λ-rule; 0.2 mum; CAD tool; DRAM design cost reduction; IP-based logic block design; beyond 0.2 μm technology; fast-layout time; hierarchical interconnect modeling; interconnect net modeling; optimum routing methodology; pitch-based interconnect design; signal integrity; Chip scale packaging; Circuit simulation; Crosstalk; Delay effects; Delay estimation; Integrated circuit interconnections; Libraries; Parasitic capacitance; Routing; Testing;
Conference_Titel :
ASICs, 1999. AP-ASIC '99. The First IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5705-1
DOI :
10.1109/APASIC.1999.824116