DocumentCode :
1643264
Title :
A new multiple-function logic family
Author :
Tan, Yen Kheng ; Lim, Yang Choon ; Kwok, C.Y. ; Ling, C.H.
Author_Institution :
Dept. of Electr. Eng., Nat. Univ. of Singapore, Kent Ridge
fYear :
1989
Firstpage :
965
Abstract :
A novel technique is presented for the design of a multiple-function logic (MFL) circuit which generates several Boolean function simultaneously and shares the transistors implementing the common subexpression of these Boolean functions. For certain circuits, this approach requires fewer transistors and reduces the gate delays compared with the conventional approach where the common subexpression is implemented as a new intermediate function, shared by other gates to generate the required outputs. The application of the technique to a CMOS domino logic 4-b carry-lookahead generator and an nMOS 1-of-8 decoder results in savings of 45.0% and 42.5%, respectively, in the number of transistors needed
Keywords :
CMOS integrated circuits; integrated circuit technology; integrated logic circuits; CMOS domino logic 4-b carry-lookahead generator; conventional approach; gate delay reduction; multiple-function logic family; nMOS 1-of-8 decoder; new intermediate function; output generation; several Boolean function simultaneously; shared transistors; simultaneous Boolean function generation; technique application; Boolean functions; CMOS logic circuits; Delay; Diodes; Logic circuits; Logic design; MOS devices; Magnetic flux leakage; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100512
Filename :
100512
Link To Document :
بازگشت