Title :
A Complete Synthesis Method for Block-Level Relaxation in Self-Timed Datapaths
Author :
Toms, W.B. ; Edwards, D.A.
Author_Institution :
Sch. of Comput. Sci., Univ. of Manchester, Manchester, UK
Abstract :
Self-timed circuits present an attractive solution to the problem of process variation. However, implementing self-timed combinational logic can be complex and expensive. This paper presents a complete synthesis flow that generates self-timed combinational networks from conventional Boolean networks. The Boolean network is partitioned into small function blocks which are then synthesised using self-timed techniques. The procedure employs relaxation optimisations to distribute the overheads associated with self-timed networks between function-blocks. Relaxation is incorporated into the function block synthesis procedures, meaning the optimisations can be applied at a much finer granularity than previously possible. The new techniques are demonstrated on a range of benchmarks showing average reduction of 5% in area, 26% in latency and 48% in energy over gate-level relaxation techniques and 17% in area, 8% in latency and 20% in energy consumption over other block-level relaxation techniques.
Keywords :
combinational circuits; multivalued logic circuits; relaxation; synchronisation; Boolean networks; block-level relaxation synthesis method; energy consumption; function block synthesis procedures; gate-level relaxation techniques; multivalued variable; relaxation optimisations; self-timed combinational logic circuit; self-timed combinational networks; self-timed datapaths; Concurrent computing; System analysis and design; Asynchronous Combinational Logic Synthesis; Datapath Synthesis;
Conference_Titel :
Application of Concurrency to System Design (ACSD), 2010 10th International Conference on
Conference_Location :
Braga
Print_ISBN :
978-1-4244-7266-6
Electronic_ISBN :
1550-4808
DOI :
10.1109/ACSD.2010.29