DocumentCode :
1644232
Title :
Sequential test generation based on real-valued logic simulation
Author :
Hatayama, Kazumi ; Hikone, Kazunori ; Ikeda, Mitsuji ; Hayashi, Terumine
fYear :
1995
Firstpage :
41
Abstract :
This work presents an approach to the test generation for synchronous sequential circuits. This approach utilizes an extended logic simulation, called real-valued logic simulation, and solves the sequential test generation problem as a kind of optimization problem. The approach has the possibility of high speed test generation, because high speed processing techniques, such as, vector processing, parallel processing, and so on, can be efficiently applied to the most time-consuming part of this approach. Experimental results for ISCAS´89 benchmark sequential circuits also illustrate the eficiency of this approach.
Keywords :
Circuit simulation; Circuit testing; Computational modeling; Logic circuits; Logic testing; Sequential analysis; Sequential circuits; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1992. Proceedings., International
Conference_Location :
Baltimore, MD
ISSN :
1089-3539
Print_ISBN :
0-7803-0760-7
Type :
conf
DOI :
10.1109/TEST.1992.527802
Filename :
527802
Link To Document :
بازگشت