Title :
Constraint driven dual-rail PLA module generator with embedded 2-input logic cells
Author :
Ekinciel, U. ; Yamaoka, H. ; Yoshida, H. ; Ikeda, M. ; Asada, K.
Author_Institution :
Dept. of Electron. Eng., Tokyo Univ., Japan
Abstract :
This paper describes design and development of a module generator which is based on a timing-driven design methodology. This generator uses a design constraint to achieve a flexible transistor sizing in a logic cell generation part. In addition, generated logic cells can be easily adapted to a layout generator. Almost all of these logic cells have two inputs. 2-input logic cells are embedded in place of conventional AND/OR planes. By using the 2-input logic cells, some classes of logic functions can be implemented in a smaller circuit area. Moreover, an HDL model generator is developed to create delay behavior models easily and quickly with precise timing parameters.
Keywords :
VLSI; delay circuits; hardware description languages; integrated circuit layout; integrated circuit modelling; logic circuits; logic design; logic gates; programmable logic arrays; AND/OR plane; HDL model generator; circuit area; delay behavior models; design constraint; dual-rail PLA module generator; embedded 2-input logic cells; layout generator; logic functions; timing parameters; timing-driven design; transistor sizing; Capacitance; Character generation; Circuit synthesis; Delay; Hardware design languages; Logic design; Process design; Programmable logic arrays; Timing; Voltage;
Conference_Titel :
Electrotechnical Conference, 2004. MELECON 2004. Proceedings of the 12th IEEE Mediterranean
Print_ISBN :
0-7803-8271-4
DOI :
10.1109/MELCON.2004.1346805